# **MODULE 4**

# Fundamentals of Sequential Design and Design of Advanced Sequential Machines

# Structure

- 4.1 Objevtive
- 4.2 Introduction
- 4.3 Mealy and Moore models
- 4.4 State machine notation
- 4.5 synchronous sequential circuit analysis and design.
- 4.6 Construction of state Diagrams
- 4.7 Outcome
- 4.8 Future Readings

# 4.1 Objevtive

- To know about different models of a system and differentiate between them
- Designing of sequential circuit
- Designing of sequential circuit based on problem statement

# 4.2 Introduction

# **Definition :**

In sequential networks, the outputs are function of present state and present external inputs. Present state simply called as states or past history of circuit. The existing inputs and present state for sequential circuit determines next state of networks.



# Model of Sequential Network

# **Types of Sequential Network :**

- 1. Asynchronous Sequential Network : The changes in circuit depends on changes in inputs depending on present state. But the change in memory state is not at given instant of time but depending on input.
- 2. Synchronous Sequential Network : Output depends on present state and present inputs at a given instant of time. So timing sequence is required. So memory is allowed to store the changes at given instant of time.

# Structure and Operation of Clocked Synchronous Sequential Circuit :

In synchronous sequential circuit, the network behavior is defined at specific instant of time associated with special timing. There is master clock which is common to all FFs that is used in memory element. Such circuits are called as clocked synchronous

sequential circuit.

Clock : Clock is periodic waveform with one positive edge and one negative edge during each period.



This clock is used for network synchronization

# **Basic Operation of Clocked Synchronous Sequential Circuit**

Q indicates all present state of FF.

Q+ indicates next state of FF in

network. X indicates all external

inputs.

Q+ = f(x,Q) This is next state of network.

Z indicates output signal of sequential networks.

Z = g(X,Q)

## 4.3 Mealy and Moore models

The structure shown in given figure is called as Mealy Model or Mealy Machine.





There are two types of finite state machines that generate output -

- Mealy Machine
- Moore machine

### Mealy Machine

A Mealy Machine is an FSM whose output depends on the present state as well as the present input.

It can be described by a 6 tuple  $(Q,\sum,O,\,\delta,\,X,\,q_0)$  where –

- **Q** is a finite set of states.
- $\sum$  is a finite set of symbols called the input alphabet.
- **O** is a finite set of symbols called the output alphabet.
- $\delta$  is the input transition function where  $\delta: Q \times \Sigma \rightarrow Q$
- X is the output transition function where X:  $Q \times \sum \rightarrow O$
- $q_0$  is the initial state from where any input is processed ( $q_0 \in Q$ ).

The state table of a Mealy Machine is shown below -

|                 |           | Next           | ext state |                |  |  |
|-----------------|-----------|----------------|-----------|----------------|--|--|
| Present state   | input = 0 |                | input = 1 |                |  |  |
|                 | State     | Output         | State     | Output         |  |  |
| $\rightarrow$ a | b         | X1             | С         | x <sub>1</sub> |  |  |
| b               | b         | x <sub>2</sub> | d         | X3             |  |  |
| С               | d         | X3             | С         | x <sub>1</sub> |  |  |
| d               | d         | X3             | d         | x <sub>2</sub> |  |  |

The state diagram of the above Mealy Machine is -



#### **Moore Machine**

Moore machine is an FSM whose outputs depend on only the present state.

A Moore machine can be described by a 6 tuple (Q,  $\sum,$  O,  $\delta,$  X,  $q_0)$  where –

- **Q** is a finite set of states.
- $\sum$  is a finite set of symbols called the input alphabet.
- O is a finite set of symbols called the output alphabet.
- $\delta$  is the input transition function where  $\delta: Q \times \Sigma \rightarrow Q$
- X is the output transition function where X:  $Q \rightarrow O$
- $q_0$  is the initial state from where any input is processed ( $q_0 \in Q$ ).

The state table of a Moore Machine is shown below -

| Present state   | Next      | State     | Output         |  |  |
|-----------------|-----------|-----------|----------------|--|--|
|                 | Input = 0 | Input = 1 |                |  |  |
| $\rightarrow$ a | b         | С         | x <sub>2</sub> |  |  |
| b               | b         | d         | x <sub>1</sub> |  |  |

| с | С | d | X2 |
|---|---|---|----|
| d | d | d | X3 |

The state diagram of the above Moore Machine is -



### Mealy Machine vs. Moore Machine

The following table highlights the points that differentiate a Mealy Machine from a Moore Machine.

| Mealy Machine                                                   | Moore Machine                                                                  |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------|
| Output depends both<br>upon present state and<br>present input. | Output depends only upon the present state.                                    |
| Generally, it has fewer<br>states than Moore<br>Machine.        | Generally, it has more states than<br>Mealy Machine.                           |
| Output changes at the clock edges.                              | Input change can cause change in<br>output change as soon as logic is<br>done. |

| Mealy machines react | In Moore machines, more logic is   |
|----------------------|------------------------------------|
| faster to inputs     | needed to decode the outputs since |
|                      | it has more circuit delays.        |
|                      |                                    |



Block Diagram of Mealy and Moore Machines

# <u>Difference between Mealy Model and Moore Model of Synchronous</u> <u>Sequential Circuit</u>

**Mealy Model :** In Mealy Model the next state is function of external inputs and present state. The output is also function of external inputs and present state. The memory state changes with master clock.

$$Q + = f(X,Q) \qquad \qquad Z = g(X,Q)$$

**Moore Model :** In Moore Model the next state is function of external inputs and present state. But the output is function of present state. It is not dependent on external inputs. The no. of FFs required to implement circuit is more compared with Mealy Model,

$$Q+=f(X,Q) \qquad \qquad Z = g(Q)$$



Logic Diagram for Mealy Network

$$D1 = \overline{xQ2} + \overline{Q1Q2}$$
$$D2 = x\overline{Q1} + \overline{Q1}Q2$$
$$Z = \overline{x}Q1 + Q1Q2 x$$



Logic Diagram for Moore Network

17EE35

#### **Transition Tables :**

Instead of using algebraic equations for next state and outputs of sequential network, it is more convenient and useful to express the information in tabular form. The Transition Table or State Transition Table or State Table is the tabular representation of the transition and output equations. This table consist of Present State, Next State, external inputs and output variables. If there are n state variables then 2n rows are present in state table.

#### 4.4 State machine notation

Input Variables : External input variables to sequential machine as inputs.

Output Variables : All variables that exit from the sequential machine are output variables.

State : State of sequential machine is defined by the content of memory, when memory is realized by using FFs.

Present State : The status of all state variable i.e. content of FF for given instant of time t is called as present state.

Next State : The state of memory at t+1 is called as Next state.

State Diagram : State diagram is graphical representation of state variables represented by circle. The connection between two states represented by lives with arrows and also indicates the excitation input and related outputs.

Output Variables : All variables that exit from the sequential machine are output variables.

#### 4.5 synchronous sequential circuit analysis and design.



State diagram of J-K FF

Application Table of JK FF

| PS | NS | FF input |   |  |
|----|----|----------|---|--|
| Q  | Q+ | 1        | K |  |
| 0  | 0  | 0        | х |  |
| 0  | 1  | 1        | Х |  |
| 1  | 0  | х        | 1 |  |
| 1  | 1  | х        | 0 |  |



State diagram of SR FF

| PS | NS | FF į∕p |   |  |
|----|----|--------|---|--|
| Q  | Q+ | S      | R |  |
| 0  | 0  | 0      | х |  |
| 0  | 1  | 1      | 0 |  |
| 1  | 0  | 0      | 1 |  |
| 1  | 1  | x      | 0 |  |



State diagram of D FF

| PS | NS | FF į∕p |
|----|----|--------|
| Q  | Q+ | D į∕p  |
| 0  | 0  | 0      |
| 0  | 1  | 1      |
| 1  | 0  | 0      |
| 1  | 1  | 1      |

Application Table of D FF

Application Table of FF



State diagram of T FF

| PS | NS | FF i/p |
|----|----|--------|
| Q  | Q+ | T į∕p  |
| 0  | 0  | 0      |
| 0  | 1  | 1      |
| 1  | 0  | 1      |
| 1  | 1  | 0      |

Transition table for Mealy Network

| Present state $(Q_1Q_2)$ | Nex<br>Q | t state<br>1 Q1) | en sala :<br>A Status | Output    |
|--------------------------|----------|------------------|-----------------------|-----------|
|                          | Inp<br>0 | ut (x)<br>1      | 0                     | Input (x) |
| 00                       | 10       | 01               | 0                     | 1         |
| 01                       | 11       | 11               | 0                     | 0         |
| 10                       | 10       | 00               | 1                     | 0         |
| 11                       | 00       | 00               | 1                     | 0         |

$$Q_1^+ = \overline{xQ_2} + \overline{Q_1}Q_2, \qquad Q_1^+ = D_1$$
  

$$Q_2^+ = x\overline{Q_1} + \overline{Q_1}Q_2, \qquad Q_2^+ = D_2$$
  

$$Z = \overline{xQ_1} + \overline{Q_1}\overline{Q_2}x$$

# Transition table for Moore Network

| PS(Q1Q2) |    | I/р ХҮ |    |    |    |
|----------|----|--------|----|----|----|
|          | 00 | 01     | 10 | 11 |    |
| 00       | 00 | 10     | 01 | 11 | 01 |
| 01       | 01 | 11     | 00 | 11 | 00 |
| 10       | 10 | 01     | 00 | 00 | 11 |
| 11       | 11 | 00     | 10 | 00 | 01 |

$$Z_1 = \overline{Q_2}Q_1, Z_2 = Q_1 + \overline{Q_2}, \quad J_1 = y$$
  

$$K_1 = \overline{Q_2}x + y, \quad J_2 = \overline{Q_1}x + \overline{x}yQ_1, \quad K_2 = x\overline{y} + y\overline{Q_1},$$



Synchronous Sequential Circuit

$$T_1 = xQ_2 + \overline{Q_1}Q_2, \quad Q_1^+ = T_1 \oplus Q_1$$
  

$$T_2 = x + \overline{Q_1}Q_2, \quad Q_2^+ = T_2 \oplus Q_2$$
  

$$Z_1 = x\overline{Q_1}, \qquad Z_2 = \overline{x}Q_2$$

### 4.6 Construction of state Diagrams

#### **State Tables :**

State table consist of PS, NS and output section. The PS and NS of state tables are obtained by replacing the binary code for each in the transition table by newly defined symbol. The output section is identical to output section of transition table.

Symbols for state can be S1, S2, S3,.....Sn or A, B, C, D, E....

State table for Mealy Machine

| PS                       | NS |   | O/p Z  |   |
|--------------------------|----|---|--------|---|
| 00 - A                   | С  | В | 0      | 1 |
| 01 - B                   | D  | D | °<br>0 | 0 |
| $\frac{100 - C}{10 - C}$ | C  | A | 1      | 0 |
| 11 – D                   | A  | A | 1      | 0 |

#### State Diagram :

It is graphical representation of state tables. Each state of network is represented by labeled node.

Directed branches connect the nodes to indicate transition between states. The directed branches are labeled according to the values of external input variable that permit transition. The output of sequential network is also entered in state diagram. In case of Moore Network state diagram, thE values of input for output is not written.





State diagram for Mealy Network

P1:



#### **Analysis of Synchronous Circuit**

The given circuit in above figure is Mealy Network and the output is function of input variable and PS of FF. The analysis of above circuit is as follows. **The Excitation and Output Function** 

$$\begin{aligned} Z &= \overline{x}y_2 + y_1\overline{y_2} + x\overline{y_1} \\ J_2 &= x, \quad K_2 = \overline{x}, \quad J_1 = y_2, \quad K_1 = \overline{y_2} \end{aligned}$$

By substituting the FF inputs in characteristic equation, the next state of FF is obtained in terms of PS of FF and external input. The characteristic equation of JK FF is

 $Q^+ = J\overline{Q} + \overline{K}Q$ 

$$\begin{split} & \mathcal{Q}_1^+ = J_1 \overline{\mathcal{Q}_1} + \overline{K_1} \mathcal{Q}_1 = \mathcal{Q}_2 \\ & \mathcal{Q}_2^+ = J_2 \overline{\mathcal{Q}_2} + \overline{K_2} \mathcal{Q}_2 = x \end{split}$$

The Excitation Table

| PS      | Excita | Output Z |          |  |
|---------|--------|----------|----------|--|
| Q2 Q1   | J2 K2  | J1       | x=0, x=1 |  |
| (y2 y1) |        |          |          |  |
|         | x=0, 1 |          |          |  |
| 0 0     | 0 1    | 0 1      | 1 1      |  |
| 0 1     | 0 1    | 0 1      | 0 0      |  |
| 1 0     | 0 1    | 1 0      | 1 1      |  |
| 1 1     | 0 1    | 1 0      | 2 0      |  |

| $J_1 = y_2 = Q_2,  K_1 = \overline{y_2} = \overline{Q_2}$                                                            |                      |
|----------------------------------------------------------------------------------------------------------------------|----------------------|
| $J_2 = x$ , $K_2 = \overline{x}$ , $Z = \overline{x}y_2 + \overline{y_2}\overline{y_1} + \overline{x}\overline{y_1}$ |                      |
| When $x = 0$ , $z = y_2 + \overline{y_1}$ and When $x = 1$ ,                                                         | $z = \overline{y_1}$ |

#### State Table

| PS                                                        |      |       | NS    |     |                     |     |     | O/p Z |     |     |
|-----------------------------------------------------------|------|-------|-------|-----|---------------------|-----|-----|-------|-----|-----|
|                                                           |      |       | x = 0 |     | x = 1               |     |     |       |     |     |
| Q2                                                        | Q1   | state | Q2+   | Q1+ | state               | Q2+ | Q1+ | state | X=0 | X=1 |
| (y2)                                                      | (y1) |       |       |     |                     |     |     |       |     |     |
| 0                                                         | 0    | А     | 0     | 0   | А                   | 1   | 0   | С     | 1   | 1   |
| 0                                                         | 1    | В     | 0     | 0   | А                   | 1   | 0   | С     | 0   | 0   |
| 1                                                         | 0    | С     | 0     | 1   | В                   | 1   | 1   | D     | 1   | 1   |
| 1                                                         | 1    | D     | 0     | 1   | В                   | 1   | 1   | D     | 1   | 0   |
| $q_{1+} = q_2 = y_2$ if $x = 0, z = y_2 + \overline{y_1}$ |      |       |       |     |                     |     |     |       |     |     |
| Q2 + = x                                                  |      |       |       |     | $if \ x=1, \ z=y_1$ |     |     |       |     |     |

State diagram

Dept. EEE, ATMECE, Mysuru



ABCD Represents present state

### 4.7 Outcome

- Will know difference between Milley and Moore model type of sequential circuits
- To write state diagram for sequential circuit or vice versa.

### **4.9Future Readings**

http://nptel.ac.in/courses/117105080/

https://www.youtube.com/watch?v=VnZLRrJYa2I

"Logic Design" by RD Sudhaker Samuel

"Digital Logic Applications and Design" by John M Yarbrough, 2011 edition