

#### MODULE - 1

#### FETs & OP-AMPs

#### FIELD EFFECT TRANSISTORS

#### JUNCTION FIELD EFFECT TRANSISTORS (JFETs):

JFET is the simplest of the FETs. **JFET** is a three-terminal device where the voltage applied at one terminal controls the current through the other two terminals.

JFETs comprise a semiconductor channel embedded into semiconductor layers of opposite polarity. Depending upon the semiconductor channel, JFETs are classified as N-channel or P-channel JFETs.

#### Construction & Principle of Operation:



The Cross-sectional View of N-channel & P-channel JFETs

In N-channel JFET, an N-type semiconductor material forms a channel between embedded layers of P-type material. In P-channel JFET, a P-type semiconductor forms a channel between the embedded layers of N-type material.

Hence, two PN junctions are formed between the semiconductor channel and the embedded semiconductor layers.

Contacts are made at the top and bottom of the channel and are referred to as the Drain (D) and the Source (S). The channel behaves as a resistive element between its drain and source terminals.





In an N-channel JFET, both the embedded P-type layers are connected together and form the Gate (G) terminal. Similarly, in a P-channel JFET, Gate (G) terminal if formed by connecting the two N-type embedded layers.

In the absence of any externally applied potential, both the PN junctions are circuit and a small depletion region is formed at each of the junction (as shown in above Fig). The externally applied potential between the Gate and the Source terminals controls the flow of Drain current for a given potential between the Drain and the Source terminals.

#### Characteristic Curves:

Consider an N-channel JFET with a situation when a positive Drain-Source voltage ( $V_{DS}$ ) is applied to the JFET with the Gate terminal shorted to the Source terminal ( $V_{GS} = 0$ ).



N-channel JFET with  $V_{65}$  = 0 and Positive Value of  $V_{DS}$ 

When the Drain-Source voltage is applied, the electrons in the N-channel are attracted to the Drain terminal, establishing the flow of Drain current ( $l_D$ ) as shown in the above Fig. The value of  $l_D$  is determined by the value of applied  $V_{DS}$  and the resistance of the N-channel between the Drain and the Source terminals.

Due to the flow of  $I_D$ , there is a uniform voltage drop across the channel resistance, which reverse biases the two PN junctions. This results in increase in the width of the depletion region. The depletion region is wider near the Drain-region than the Source-region. This is because  $I_D$  and the channel resistance establish more reverse-bias voltage at the PN junction near the Drain-region than the Source-region.







The Relationship between  $I_{\text{D}}$  and  $V_{\text{DS}}$  for  $V_{\text{GS}}$  = 0

 $I_D$  increases linearly with increase in  $V_{DS}$ , till the  $V_{DS}$  reach a value where the saturation effect sets in. The value of  $V_{DS}$  where saturation effect sets in is referred to as pinch-off voltage  $(V_P)$ . When  $\forall DS$  reaches V<sub>P</sub>, the value I<sub>D</sub> does not change with further increase in V<sub>DS</sub>. This condition is referred to as pinch-off condition. This happens because the width of the depletion regions of the PN junctions has increased significantly near the drain region, resulting in reduction of channel width. Hence,  $I_{\mathrm{D}}$  remain constant for  $V_{DS} > V_{P}$ .



# N-channel JFET Biasing Circuit & Output Characteristic Curves

The Gate-Source voltage (V<sub>GS</sub>) is the control voltage for JFETs. When a negative bias is applied to the Gate terminal, there is an increase in width of the depletion region. Hence, pinch-off phenomenon occurs at lower values of  $V_{DS}$ . Also, the value of Saturation Drain current decreases. As the value of  $V_{GS}$ 



becomes more negative the value of saturation current decreases further. The Drain current becomes zero for  $V_{GS} = -V_P$ . This voltage is referred to as *Gate-Source cut-off voltage* or the *Gate-Source pinch-off voltage* ( $V_{GS(off)}$ ).

In the output characteristic curve (Fig shown above), the region to the left of the locus of pinch-off voltages is the *Ohmic region* or the *Voltage-Controlled Resistance region*. The region to the right of the locus of pinch-off voltages is the *Saturation region* or the *Constant Current region*. In Ohmic region, JFET acts as a variable resistor whose resistance is controlled by the applied Gate-Source voltage.

The Drain resistance in the saturation region is given by; where,  $r_0$  – is the resistance at  $V_{GS}$  = 0

 $r_d = \frac{r_c}{\left(1 - V_{BS}/V_P\right)^2}$ 

 $r_d$  – is the resistance at a particular value of  $V_{\rm GS}$ .

The relationship between the output current  $I_D$  in the saturation region for the given value of input  $V_{GS}$  is given by (Shockley's equation);  $\mathcal{I}_D = \mathcal{I}_{DGS} \left(1 - \frac{\sqrt{RS}}{\sqrt{P}}\right)^{2}$  where,  $I_{DSS}$  – is the Drain current for short circuit connection between Gate and the Source.

From this Shockley's equation, it is clear that, there is a non-linear square law relationship between the output Drain current  $(l_D)$  and the input Gate-Source voltage  $(V_{GS})$ . Because of this square law characteristic, JFETs are very useful devices in radio tuners and TV receivers.

The transfer characteristic of a JFET device is a plot between  $I_D$  and  $V_{GS}$ . This can be plotted using Shockley's equation or using the output characteristics curves. The following Fig shows how to obtain the transfer characteristics curves using the output characteristic curves.



Transfer Characteristic Curves of N-channel JFET

The P-channel JFETs behave in the same manner as the N-channel JFETs with the direction of currents and polarities of voltages reversed.









# P-channel JFET Biasing Circuit & Output Characteristic Curves

#### Effect of Temperature on JFET Parameters:

JFETs offer better thermal stability as compared to BJTs. Increase in JFET temperature results in decrease in the depletion region width and the decrease in the carrier mobility.

- O Decrease in the width of depletion region results in increase in channel width; which in turn increases in I<sub>D</sub>. This results in positive temperature coefficient for I<sub>D</sub>. Increase in I<sub>D</sub> with temperature results in increase in V<sub>GS(OFF)</sub>. V<sub>GS(OFF)</sub> has a positive temperature coefficient of the order of 2.2 mV/°C.
- o Decrease in carrier mobility gives M a negative temperature coefficient.

Since both mechanisms occur simultaneously, the effect of one mechanism compensates for the other. Hence, JFETs offer better temperature stability.

# METALOXIDE FIELD EFFECT TRANSISTORS (MOSFETs):

A MOSFET is also a three-terminal device where the Drain current is controlled by the applied Gate voltage (like a JFET). MOSFETs are also referred to as Insulated Gate FETs (IGFETs). MOSFET is insulated from the semiconductor channel by a very thin oxide layer.

MOSFETs are classified into two types depending upon their construction and mode of operation – the depletion MOSFET (DE-MOSFET) the enhancement MOSFET (E-MOSFET).

#### Depletion MOSFETs:

In a DE-MOSFET, a channel is physically constructed between the Drain and the Source terminals. Depending on the channel material, DE-MOSFETs are classified as *N-Channel DE-MOSFETs* and *P-channel DE-MOSFETs*.







Cross-section of an N-channel & P-channel DE-MOSFET

The cross-sectional view of an N-channel DE-MOSFET comprises a substrate made of a P-type semiconductor material. Two N+ type regions linked by an N-channel are formed on the substrate. The Source and the Drain terminals are formed by connecting metal contacts to the two N+ regions (as shown in the above Fig). The Gate terminal is connected to the insulating silicon dioxide (SiO<sub>2</sub>) layer on the top of the N-channel. Hence, there is no direct electrical connection between the Gate terminal and the channel of DE-MOSFET.

There is a capacitance that exists between the Gate terminal and the channel as the metal Gate contact and the channel act as walls of a parallel plate capacitor and the  $SiO_2$  layer form the dielectric. Hence, the input impedance of a DE-MOSFET is very high (in the order of  $10^{10} - 10^{15} \Omega$ ).

The construction of P-channel DE-MOSFET is similar to that of an N-channel DE-MOSFET, with the difference being that the substrate is an N-type semiconductor and the channel is P-type material.



Circuit Symbol of an N-channel DE-MOSFET & P-channel DE-MOSFET

Operation of N-channel DE-MOSFET: When the Gate and the Source terminals are shorted,  $(V_{GS} = 0)$  and a positive voltage is applied between the Drain the Source terminals; there is a flow of current in the N-channel, as the electrons are attracted by positive potential at the Drain terminal. The current increases with increase in  $V_{DS}$ ; and after certain value of  $V_{DS}$ , it becomes constant.

When the Gate terminal is at a negative potential as compared to the Source terminal, electrons in the N-channel are repelled by this negative potential towards the P-type substrate. Also, holes in the P-type substrate are attracted towards the Gate. This results in recombination of holes and electronics and there will be reduction of number of free electrons in the N-channel. Higher the negative potential more is the rate of recombination and less the number of free electrons in the N-channel. Hence, the drain current decreases with increase in the value of the negative Gate-Source potential.

For positive values of Gate-Source voltage, electrons in the P-type substrate are attracted into the channel and establish new carriers through the collisions between accelerating particles. Thus the Drain current increases rapidly with increase in the positive value of Gate-Source voltage.

As the application of positive Gate-Source voltage increases the value of Drain current, the region of positive Gate-Source voltage is referred to as the *enhancement region*. The region for zero and negative values of Gate-Source voltage is referred to as *depletion region*. The Shockley's equation defined for JFETs is applicable for DE-MOSFETs, in both the depletion and enhancement regions.



Output Characteristic Curves of N-channel DE-MOSFET

The transfer characteristics for DE-MOSFET can be plotted in a similar fashion for that of a JFET (see the following Fig).









#### **Enhancement MOSFETs:**

The construction of an E-MOSFET is similar to that of a DE-MOSFET with the difference that there is no physical channel between the Source and Drain terminals in the E-MOSFET.





Cross-section of an N-channel & P-channel E-MOSFET





Circuit Symbol of an N-channel #E-MOSFET & P-channel #E-MOSFET

Operation of N-channel DE-MOSFET: When the Gate-Source voltage is zero ( $V_{GS}=0$ ) and some positive Drain-Source voltage ( $V_{DS}$ ) is applied, there is no Drain current; as there is no channel available for flow of Drain current. Hence, E-MOSFETs are also referred to as OFF-MOSFETs, as they do not conduct when  $V_{GS}=0$ .

When a positive Gate-Source voltage ( $V_{GS}$ ) is applied, electrons (minority carriers) in the P-type substrate will accumulate near the surface of the  $SiO_2$  layer. Also, holes in the P-substrate are forced to move away from the edge of  $SiO_2$  layer. This forms a channel (as shown in following Fig). As  $SiO_2$  layer is insulating, it prevents the electrons from being absorbed at the Gate terminal. Hence, the Drain current flows.

As the value of Gote-Source voltage is increased, more and more electrons accumulate leading to an enhanced flow of Drain current. The level of Gate-Source voltage that leads to significant flow of Drain current is referred to as *threshold voltage*  $(V_T)$ .



Working of N-channel E-MOSFET & Pinching Phenomenon in E-MOSFET



For a fixed Gate-Source voltage and increasing the level of Drain-Source voltage (V<sub>DS</sub>), leads to an initial increase in the Drain current, which eventually saturates due to the reduction of Gate-Drain voltage (V<sub>GD</sub>). Reduction in the Gate-Drain voltage reduces the attractive forces for the free carrier in the induced channel near the Drain region. This results in the reduction of effective channel width near the Drain region. This effect is referred to as *pinching effect*. Pinching effect refers to the reduction in the width of the induced channel near the Drain region with increase in the Drain-Source voltage (as shown in the above Fig). The value of Drain-Source voltage at which the Drain current saturates is given by V<sub>DS(SAT)</sub>.



Output Characteristic Curves for an N-channel E-MOSFET

The relationship between  $V_{DS(SAT)}$  and  $V_{GS}$  is given by;  $V_{DS(SAT)} = V_{GS} - V_{T}$  where,  $V_{T}$  is the threshold Gate-Source voltage.

Also, the Drain current is zero for Gate-Source voltage less than the threshold voltage  $V_T$ . For voltages greater than the threshold voltage, the Drain current is given by;  $I_D = K (V_{GS} - V_T)^2$  where, K is a constant.

The relationship between the Drain current and the Gate-Source voltage is non-linear and the current is proportional to the square of the voltage (shown in the Fig).



Transfer Characteristics of an N-channel E-MOSFET

**Problem:** Draw the output characteristics of an N-channel E-MOSFET, when the Gate-Source voltage  $(V_{GS})$  is twice the threshold voltage  $(V_T)$ . An external supply  $V_{GG}$  is applied between the Gate and the Drain terminals. Draw the curve between the Drain current and voltage  $V_D$  for  $V_{GG} = V_T/2$ .

#### Solution:

We have; 
$$I_D = X(V_{BS} - V_T)^2$$

$$\Rightarrow I_{DS} = K(2\gamma_7 - \nu_7)^2 \Rightarrow K = I_{DS}/\nu_7^2$$



• The output characteristics can be plotted by using the equations;  $I_D = \frac{I_{DS}}{V_{T2}} \left( V_{BS} - V_T \right)^2 \qquad V_{DS(SM)} = V_{BS} - V_T.$ 

• Since voltage VBB is applied bett G & D-terminals;  $V_{GS} = V_{GB} + V_{DS} = V_{BB} + V_{D} \quad [:: V_{D} = V_{DS}].$ 

· Given, VGB = 1/2 => VD) VDS = VBS - 1/2

| V65    | Ip       | Vos/Vo |
|--------|----------|--------|
| 0.5VT  | 0        | 0      |
| VT     | . 0      | 0.575  |
| 1.575  | 025125   | 75     |
| 2V5    | IDS      | 1.575  |
| 2.5 VT | 2.25125  | 275    |
| 3 Vr   | 4105     | 2.54   |
| 3:5VT  | 6.25 IDS | 37     |



#### ENCES BETWEEN JFETs AND MOSFETs:

| DIFFRENCES DET WEEN STETS AND MOST 215 |                                                                                                                                                                           |         |                                                                                                                                    |  |  |  |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| JFETs                                  |                                                                                                                                                                           | MOSFETs |                                                                                                                                    |  |  |  |
| 1.                                     | JFETs are operated in depletion mode only.                                                                                                                                | 1.      | DE-MOSFETs can be operated in both depletion and enhancement modes and E-MOSFETs are operated in enhancement mode only.            |  |  |  |
| 2.                                     | Input resistance for JFETs is greater than $10^9$ $\Omega$ .                                                                                                              | 2.      | Input resistance for MOSFETs is much higher than JFETS (around $10^{13} \Omega$ ).                                                 |  |  |  |
| 3.                                     | JFETs have higher Drain resistance (in the range of 100 K $\Omega$ to 1 M $\Omega$ ) than MOSFETs; and hence their characteristic curve is more flat than that of MOSFETs | 3.      | The Drain resistance of MOSFETs is in the range of I to 50 K $\Omega$ .                                                            |  |  |  |
| 4.                                     | The Gate current for JFETs is in the range of 100µA to 10 nA.                                                                                                             | 4.      | The leakage current in MOSFET is much smaller than that in JFETs. The Gate current for MOSFETs is in the range of 100 nA to 10 pA. |  |  |  |
| 5.                                     | 5. MOSFETs are easier to construct and are used more widely than JFETs.                                                                                                   |         |                                                                                                                                    |  |  |  |

#### BIASING MOSFETS:

Biasing is done to produce the required Gate-to-Source voltage (V<sub>GS</sub>) to get the desired value of Drain current (ID). The biasing circuits should maintain the Drain current and Drain-Source voltage within reasonable limits.

# **Depletion MOSFETS:**

Problem: The following Fig shows a biasing configuration using DE-MOSFET. Given that the saturation Drain current is 8 mA and the pinch-off voltage is -2 V; determine the value of Gate-Source voltage, Drain current and the Drain-Source voltage.

Solution:

Solution:

o) In a DE-MOSFET, 
$$I_D = I_{DSS} \left[ 1 - \frac{V_{BS}}{V_P} \right]^2$$

$$\Rightarrow I_D = 8 \times 10^{-3} \left[ 1 - \frac{2}{(-2)} \right]^2 = 32 \times 10^{-3} = 32 \text{ mA}$$

o) Applying Kirchhoff's voltage law to the output section, we get;  $-V_{DD} + 0.4 \times 10^{-3} \times I_D + V_{DS} = 0$ 

or  $-18 + 0.4 \times 10^{-3} \times 32 \times 10^{-3} + V_{DS} = 0$ 

mahesh prasanna k., vcet, puttur

$$= \frac{3}{2} V_{DS} = 18 - 12.8 = \frac{5.2}{2} V_{DS}$$

VBS = 2V · MOSFET OPOUR in enhancement · 1065=8 mA

· Von=182

18v

Hence; Gate-Source voltage,  $V_{as} = 2V$ Drain current,  $I_{D} = 32mA$ Drain-Source voltage,  $V_{DS} = 5.2V$ .

**Problem:** Design a voltage-divider-bias network using DE-MOSFET with the supply voltage  $V_{DD} = 16 \text{ V}$ ,  $I_{DSS} = 10 \text{ mA}$  and  $V_P = -5 \text{ V}$  to have a quiescent Drain current of 5 mA and Gate voltage of 4 V (Assume the Drain resistor  $R_D$  to be four times the source resistor  $R_N$ ).

Solution: Given;  $V_{DD} = 16V$ ,  $I_{DSS} = 10mH$ ,  $V_{\phi} = -5V$ ,  $I_{D} = 5mH$ ,  $4V_{R} = 4V$ .

8 Since,  $I_{D} < I_{DSS}$ ; the MDSFET is operated in depletion made

o We have; Ip = ID55 [1 - VAS]2

i.e.,  $5 \times 10^{-3} = 10 \times 10^{3} \left[ 1 - \frac{V_{BS}}{(-5)} \right]^{2}$  or  $0.5 = \left( 1 + \frac{V_{BS}}{5} \right)^{2}$ 

=> VBS/5 = D.7-1 = -1.5V

O Also; VBS = VB - VS = VB - IDRB

i.e., \$-1.5 = 4-Vs

DY Vs = IDRs = 4+1.5 = 5.57

:  $R_5 = \frac{5.5}{5 \times 10^{-3}} = 1.1 \times \Omega$ 

OWe have; RD = 4Rs => RD = 44XD

 $OV_B = \left[\frac{R_2}{R_1 + R_2}\right] V_{DD}$  Assume,  $R_2 = 1 \times \Delta$ ;

 $\Rightarrow A = \left[ \frac{1 \times 10^3}{R_1 + 1 \times 10^3} \right] 16 \quad \text{or } R_1 = 3 \times 2.$ 

**Enhancement MOSFETs:** Two most popular biasing configurations for E-MOSFETs are the feedback biasing configuration and the voltage-divider configuration.

Feedback Biasing Configuration:







#### Feedback Biasing Configuration for N-channel E-MOSFET & DC Equivalent Circuit

The feedback connection to the Gate terminal is taken from the Drain terminal through resistor  $R_G$ . The resistor  $R_G$  brings bias voltage to the Gate terminal to turn the MOSFET on.

Applying Kirchhoff's voltage law to the input section, we get;  $V_{DD} - I_D R_D + I_G R_G - V_{GS} = 0$ 

But, Gate current is approximately equal to zero; and hence voltage drop across R<sub>G</sub> will be approximately

equal to zero; i.e.,  $l_G R_G = 0$ 

Hence, we get;  $V_{DD} - I_D R_D - V_{GS} = 0$ 

Or; 
$$V_{GS} = V_{DD} - I_D R_D$$
 ----(1)

Applying Kirchhoff's voltage law to the output section, we get;  $V_{DD} - I_D R_D + V_{DS} = 0$ 

Or; 
$$V_{DS} = V_{DD} - I_D R_D$$
 -----(2)

It is clear from equations (1) and (2) that, the Gate-Source voltage ( $V_{GS}$ ) and the Drain-Source voltage ( $V_{DS}$ ) are equal; i.e.,  $V_{GS} = V_{DS}$ 

The operating point (Q-point) is given by (I<sub>DQ</sub>, V<sub>DSQ</sub>). The operating point can also be established

by using graph method (shown in following Fig).

The operating point can be obtained by -

- ✓ Superimposing the equation (1) on the transfer characteristics of the MOSFET, or
- ✓ Superimposing the DC load line defined by equation (2) on the output characteristic curves of the MOSFET.



Graphical Method for Determining the O-point for N-channel E-MOSFET

**Problem:** The following Fig shows a circuit using E-MOSFET. Given that, the threshold voltage for the MOSFET is 2 V and  $I_{(Mon)} = 6$  mA for  $V_{(Mon)} = 5$  V; determine the value of the operating point.



## <u>ANALOG AND DIGITAL ELECTRONICS</u>

Solution:

· 
$$K = 6 \times 10^{-3} / (5-2)^2 = 0.67 \text{ mA} / v^2$$

o The gate-source voltage in the feedback configuration is;

$$V_{BS} = V_{DD} - I_D R_D$$

$$= 15 - I_D * 1 \times 10^3$$

$$= 15 - 1000 I_D.$$

Subotituting this value of In in the Expression;  $I_D = X(V_{RS} - V_T)^2$ , we get;

$$I_D = 0.67 \times 10^{-3} (15-100020-2)^2$$
$$= 0.67 \times 10^{-3} (13-100020)^2$$

or 3000 Ip = 2 (169 - 26000 Ip + 10 122)

or  $2 \times 10^6 I_0^2 - 55000 I_0 + 338 = 0 \implies I_0 = 9.3 \text{ mA}$ 

o The drain-source gaptage is given by;  $V_{DS} = V_{DD} - I_{DS}$ or  $V_{DS} = 15 - 9.3 \times 1 \times 10^3 = 15 - 9.3 = 5.7 \text{ V}$ .

Hence, the operating point is (9.3mA, 5.7V).

MAHESH PRASANNA K., VCET, PUTTUR



Rn=1xn

RR = 1ma

VBS = 54

V7 = 22

In = 6 mA.









Voltage-Divider-Biasing Configuration for N-channel E-MOSFET & DC Equivalent Circuit

Problem: The following Fig shows a voltage-divider configuration for the E-MOSFET. Given that the threshold voltage for the MOSFET is 4 V and value of  $I_{D(on)} = 6$  mA for  $V_{GS(on)} = 8$  V; use graphical method to determine the value of the Drain current, Gate-Source voltage and Drain-Source voltage

Solution:

o We have; 
$$I_{D(on)} \times (V_{BS(on)} V_{T})^{2}$$

$$\Rightarrow K = \frac{6 \times 10^{-3}}{(8-4)^2} = 0.375 \text{ mA}/v^2$$

o Therefore, the value of the drain current 8s gsron by; ID = K(VBS-V

|      | Vas         | $I_{\mathcal{D}}$              |
|------|-------------|--------------------------------|
| 1    | 5 Y         | 0.375 mA                       |
|      | 7.54        | 4.59 mA                        |
| !    | 102         | 13.5 mA                        |
|      | 12.54       | 27.09 mA                       |
| VIA. | HESH PRASAI | 145:375m2<br>NNA K., VČET, PUT |

UR

| ,2         | na. 2000 | 7     | t<br>;<br>USB |
|------------|----------|-------|---------------|
| 31         | 5Ms      | ₹0:   | 5XI           |
| 4)21_      |          |       |               |
| <b>D</b> = | DOMA     | - 12= | :15m          |

$$R_{D} = 2DMD R_{S} = 15MD$$

$$R_{D} = 2XD R_{S} = 0.5X$$

$$V_{T} = 4V$$

$$I_{D_{con}} = b MD$$

$$V_{BS} = 8V$$

Using the values of  $V_{BS} & I_D$ , the transfer characteristics of the MRSFET can be drawn.



o The gate-barbage 9s;
$$V_{B} = V_{DD} \frac{R_{D}}{R_{1} + R_{D}}$$

$$= 35 * \frac{15 \times 10^{6}}{(20 + 15) \times 10^{6}}$$

$$= 15 \vee .$$
o The gate-source varyage is;

VBS = VB - VS = VB - ISS

PHONCE. The load-kine covadinates are (0,15v) & (30mA,0).

From the above fig.; the quiescent values of gate-volume voltage and the drain current are 9.4v & 11mA respectively.

o The drain-source explagess giesen by;

$$V_{DS} = V_{DD} - I_D(R_D + R_S)$$

$$= 35 - 11 \times 10^{-3} (2 \times 10^3 + 0.5 \times 10^3)$$

$$= 7.5 V.$$

#### **FET APPLICATIONS:**

FETs offer very high value of input impedance as compared to BJTs. Some of the common applications of FETs are discussed below:

- 1. Amplifiers: FET devices are commonly used as low-noise amplifiers and buffer amplifiers. FETs are low-noise devices and hence they are used in the front-end of receivers and other electronic systems. JFETs in common-drain configuration offer high input impedance and low output impedance; and hence, they are used as buffer amplifiers to isolate the preceding stage from the following stage.
- 2. Analog Switch: FETs are used as analog switches (as shown in the following Fig). When no Gate voltage (V<sub>GG</sub>) is applied, the FET operates in the saturation region and acts as a closed switch. When a negative Gate voltage is applied, the FET operates in cut-off region (offers very high resistance and acts as open switch).



3. Multiplexers: FETs are used in multiplexer circuits where each FET device acts as single-pole single-through switch (as shown in the following Fig). The input signals are applied to the Drain terminals of the JFETs, while the corresponding control inputs are applied to the Gate terminals. When a control input is zero, the input is transferred to the output. All other control inputs will be made more negative than the V<sub>GS(off)</sub> voltage; hence, all the other input signals are blocked.



4. Current Limiters: FETs can also be used in current limiting applications (as shown in the following Fig). During the normal operation of the circuit, the JFET acts in the Ohmic region. When the load current increases (due to short-circuit or other reasons), the JFET operates in the saturation region. Hence, it acts as a constant current source and prevents excessive current through the load.







- 5. Voltage-Variable Resistors (VVRs): FETs when operated in the Ohmic region (for small positive values of V<sub>DS</sub>), acts as voltage-variable resistors. In this region the Drain resistance can be controlled by the V<sub>GS</sub>. For an N-channel FET, the value of R<sub>D</sub> increases with increase in the negative value of V<sub>GS</sub> (as shown in the above Fig). If an AC voltage (small peak-to-peak) is applied between the Drain the Source terminals, then FET acts as a linear resistor, for a given Gate-Source voltage. FET based VVRs are used in automatic gain control circuits.
- 6. Oscillators: FETs are also used in phase-shift oscillators & crystal controlled oscillators (as shown in the following Fig).



#### **CMOS DEVICES:**

Complementary Metal Oxide Semiconductor (CMOS) are those semiconductor devices, in which both P-type and N-type E-MOSFETs are diffused onto the same chip. CMOS devices offer high input impedance, low power consumption, and require far less space, as compared to BJT-based circuits. Hence, CMOS devices are extensively used in computer logic design.

The following Fig shows the basic Inverter circuit using CMOS configuration. Inverter is a logic circuit that inverts the applied input signal (logic LOW to logic HIGH and/or vice-versa). The complementary N-type and P-type E-MOSFETs are connected in series, with their Gate terminals tied together to form the input terminal. Also the Drain terminals are connected together to form the output terminal. Source terminal of P-channel MOSFET is connected to voltage V<sub>ss</sub> and the Source terminal of N-channel MOSFET is connected to the ground (as shown in the following Fig).







CMOS Inverter

The simplified circuit diagram of CMOS inverter is shown in the following Fig. When the input voltage  $V_{in}$  is logic LOW, the Gate-Source voltage ( $V_{G2S2}$ ) of the P-channel E-MOSFET is equal to  $-V_{SS}$  and the MOSFET is in the ON-state. This provides a low resistance path between the  $V_{SS}$  and the output terminal. The Gate-Source voltage ( $V_{G1S1}$ ) of N-channel E-MOSFET is 0 V. Hence, it is OFF, resulting in very high impedance between the output terminals and the ground. Therefore, the output voltage  $V_{out}$  is equal to the supply voltage  $V_{SS}$  (or on other words, the output voltage is HIGH).



When the input voltage  $V_{in}$  is at logic HIGH, the Gate-Source voltage  $(V_{G2S2})$  of the P-channel E-MOSFET is 0 V. Hence, this MOSFET is in the OFF-state. The Gate-Source voltage  $(V_{G1S1})$  of N-channel E-MOSFET is equal to the supply voltage  $(V_{SS})$ . Hence, it is switched ON, and offers a low resistance path. Therefore, the output voltage  $(V_{out})$  is approximately 0 V; a logic LOW.





#### **WAVE-SHAPING CIRCUITS**

#### **INTEGRATED CIRCUIT (IC) MULTIVIBRATORS:**

A multivibrator (like an oscillator) is a circuit with regenerative feedback, which produces a pulsed output. There are three basic types of multivibrator circuits:

- Astable has no stable states, but switches continuously between two states. This action produces
  a train of square wave pulses at a fixed frequency.
- Monostable one of the states is stable, but the other state is unstable (transient).
- Bistable the circuit is stable in either state.

#### Digital IC-Based Monostable Multivibrators:

The ICs that can be used as monostable multivibrators include -

- TTL Family
  - o 74121 single monostable multivibrator: The IC provides features for triggering on either LOW-to-HIGH or HIGH-to-LOW edge trigger pulses. Output pulse width depends on external P and C, and can computed from T = 0.7BC.



- o 74122 single retriggerable monostable multivibrator
- o 74123 dual retriggerable monostable multivibrator: The IC provides features for triggering on either LOW-to-HIGH or HIGH-to-LOW edge trigger pulses. Output pulse width depends on external R and C, and can computed from T = 0.28RC \* [1+(0.7/RC)], where R and C are, respectively in kilo-ohms and pico-farads; and T is in nano-seconds.



- · CMOS Family
  - o 4098B dual retriggerable monostable multivibrator

#### **Timer IC-Based Multivibrators:**

Timer IC is the one of the most commonly used general-purpose linear integrated circuits.





The Timer IC 555 comprises two Op-Amp comparators, a flip-flop, a discharge transistor, a reset transistor, three identical resistors and an output stage. The resistors set the reference voltage levels at the non-inverting input of the lower comparator and inverting input of the upper comparator at  $\pm V_{CC}/3$  and  $\pm V_{CC}/3$ , respectively. The output of two comparator feed SET and RESET inputs of the Flip-Flop. This decided the logic state of its output and subsequently the final output. The Flip-Flops complementary outputs feed the output stage and the base of the discharge transistor. Hence, when the output is HIGH, the discharge transistor is OFF and when the output is LOW, the discharge transistor is ON.



The working is as follows:

- Initially, capacitor C is fully discharged, which forces output to go to HIGH-state.
- Now, the discharge transistor allows the capacitor C to charge from +V<sub>CC</sub> through R<sub>1</sub> and R<sub>2</sub>.



- When the voltage across C exceeds +2V<sub>CC</sub>/3, the output goes to LOW-state; and the discharge transistor is switched ON.
- Hence, the capacitor C begins to discharge through R2 and the discharge transistor.
- When the voltage across C falls below +V<sub>CC</sub>/3, the output goes back to the HIGH-state.
- The charge and the discharge cycles repeat and the circuit behave like a multivibrator.

HIGH-state time period,

$$T_{HIGH} = 0.69 * (R_1 + R_2) * C$$

LOW-state time period

$$T_{LOW} = 0.69 * R_2 * C$$

Time period

$$T = 0.69 * (R_1 + 2R_2) * C$$

Frequency

$$F = \frac{1}{0.69*(R_1 + 2R_2)*C}$$

In the above Fig, the HIGH-state time period is always greater than the LOW-state time period. The following Fig shows a modified circuit where HIGH-state and LOW-state time periods can be choosen independently.



HIGH-state time period,

$$T_{HIGH} = 0.69 * R_1 * C$$

LOW-state time period

$$T_{LOW} = 0.69 * R_2 * C$$

For  $R_1 = R_2 = R$ ;

Time period

$$T = 1.38 * R * C$$

Frequency

$$F = \frac{1}{1.38 * R * C}$$

#### Monostable Multivibrator Using Timer IC 555:

The monostable multivibrators are also referred to as monoshots. The working of the following monoshot shown in the Fig is as follows:

- Trigger pulse is applied to Terminal-2 of the IC, which should initially be kept at  $+V_{CC}$ .
- A HIGH at terminal-2 forces the output to LOW-state.
- A HIGH-to-LOW trigger pulse at terminal-2 holds the output in the HIGH-state and simultaneously allows the capacitor to charge from +V<sub>CC</sub> through R.





- When the capacitor voltage exceeds  $+2V_{CC}/3$ , the output goes back to the LOW-state.
- Once again, another trigger pulse will have to be applied to terminal-2 to make the output to go to HIGH-state again.



Every time the timer is appropriately triggered, the output goes to HIGH-state, and stays there for a time period taken by capacitor to charge from 0 to  $\pm 2V_{CC}/3$ . This time period, which equal the monoshot output pulse width, is given by; T = 1.1 \* R \* C

Monostable Multivibrator & Its Relevant Waveforms

#### **INTRODUCTION TO OPERATIONAL AMPLIFIERS**

#### **IDEAL OP-AMP versus PRACTICAL OP-AMP:**

An **Op-Amp** is a direct-coupled high gain, high bandwidth differential amplifier with very high value of input impedance and very low value of output impedance.



Basic Differential Amplifier & Circuit Representation of an OP-Amp

The following Fig shows the Thevenin's Equivalent Model of an Ideal Op-Amp and a Practical Op-Amp.





# Ve o It Va ANALOG AND DIGITAL ELECTRONICS Va ANALO

# Thevenin's Equivalent Model of an Ideal Op-Amp and a Practical Op-Amp

 $V_i$  and  $V_{ni}$  are, respectively, inverting and non-inverting inputs; and  $A_d$  is the open loop differential voltage gain. In a practical Op-Amp, there are loading effects at the input and output ports, due to finite values of input and output resistances.

The ideal Op-Amp model was derived to simplify circuit calculations. The ideal Op-Amp model makes three assumptions:

- 1. Input resistance (impedance),  $R_i = \infty$
- 2. Output resistance (impedance),  $R_0 = 0$
- 3. Open-loop (differential voltage) gain,  $A_d = \infty$

Based on these three assumptions, other assumptions can be derived:

- 1. Since  $R_i = \infty$ ,  $I_i = I_{ni} = 0$
- 2. Since  $R_0 = 0$ ,  $V_0 = A_d * V_d$
- 3. Zero DC input and output offset voltages
- 4. Bandwidth and slew rate are also infinite, as no frequency dependencies are assumed.
- 5. Drift is also zero, as there is no changes in performance over time, temperature, power supply variations, and so on
- 6. Since output voltage depends only on differential input voltage, it rejects any voltage common to both inputs. Hence, common mode gain = 0

Open-loop gain is the differential voltage gain in the absence of any positive or negative feedback. Practical Op-Amps have -

- 1. Input impedance can vary from hundred of kilo-ohms (for some low-grade Op-Amps) to tera-ohms (for high grade Op-Amps).
- 2. Output impedance may be in the range of 10 to 100  $\Omega$
- 3. Open-loop gain in the range of 10,000 to 1, 00,000
- 4. Bandwidth is limited and is specified by gain-bandwidth product



There may be some finite DC output (referred to as output offset voltage), even when both the inputs are grounded.

#### PERFORMANCE PARAMETERS:

The key parameters of an Op-Amp decide its suitability for a particular application: Key parameters of Op-Amp include the following:

Bandwidth: of an Op-Amp is the range of frequencies that it can amplify for a given amplifier gain. The bandwidth is usually expressed in terms of the unity gain crossover frequency (also called gain-bandwidth product). It is 1 MHz in the case of Op-Amp 741. It could be as high as 1500 MHz in the case of high bandwidth Op-Amps.

Slew Rate: is the rate of change of output voltage with time. It gives us an idea how well the Op-Amp output voltage follows a rapidly changing waveform at the input. It is determined by applying a step input and monitoring the output (as shown in the following Fig).



Response of Op-Amp to Step Input

The step input simulates the large signal conditions. The incapability of the Op-Amp to follow rapidly rising and falling input is due to the minimum charge and discharge times required by an internally connected capacitor across the output; i.e., slew rate limits the large signal bandwidth. Hence, the rate of change of output should be less than the slew rate of the Op-Amp. Peak-to-peak output voltage swing for a sinusoidal signal  $(V_{P4-P})$ , slew rate and bandwidth are interrelated by the following equation:

Bandwidth (highest frequency,  $f_{MAX}$ ) = Slew rate / ( $\pi$  \*  $V_{P-1-P}$ )

Open-Loop Gain: is the ratio of single-ended output

to the differential input. The (alosed) loop gain depends
upon the (application) circuit. The following Fig shows
the open-loop gain versus frequency curve of an Op-Amp.

The gain error at any given frequency if given by the
ratio of the closed-loop gain to the open-loop gain.



Common Mode Rejection Ratio (CMRR): the ratio of the desired differential gain  $(A_d)$  to the undesired common mode gain  $(A_d)$ . It is a measure of the ability of the Op-Amp to suppress common mode signals.

26 LX JDX JDX IN ADDR 17 ADDR 114

CMRRCOBS.

The ratio of CMRR (a DC parameter) is usually expressed as CMR, given by 20 log (A<sub>d</sub>/A<sub>c</sub>) dB. CMRR is also defined as the ratio of change in the common mode input to the corresponding change in the output

offset voltage,

Power Supply Rejection Ratio (PSRR): is defined as the ratio of change in the power supply voltage to the corresponding change in the output voltage. PSRR (a DC parameter) value falls with increase in frequency. The following Fig shows PSRR versus frequency graph of AD829 Op-Amp.



100 75

Input Impedance: is the impedance looking into the input terminals of the Op-Amp and is expressed in terms of resistance. The effective input impedance will be different from that is specified in the data sheets, when the Op-Amp is used in the closed-loop mode. In an inverting amplifier, the effective input impedance equals the input resistance connected externally from the source of input signal to the inverting input terminal of the Op-Amp. In the non-inverting amplifier, it equals the product of the loop

gain and the specified Op-Amp input impedance.

Output Impedance: is defined as the impedance between the output terminal of the Op-Amp and ground.

Output impedance becomes a critical parameter, when using output of Op-Amps to drive heavy loads.

The expression for the output in the case of -

Resistive load:

$$Vo = A_d * V_d \left[ \frac{R_L}{R_L + Z_0} \right]$$

Capacitive load;

$$Vo = A_d * V_d \left[ \frac{1}{j(f/f_c)+1} \right]$$

ANN 3 RL

Tan Ta

where,  $f_0 = 1/2\pi Z_0 C_L$  and  $Z_0$  is the output impedance of the Op-Amp.

Settling Time: gives the response of the Op-Amp to large step signals. It is parameter specified in the case of high-speed Op-Amps or Op-Amps with a high value of gain-bandwidth product. It is expressed as time taken by the Op-Amp output to settle within a specified percentage (usually 0.1% or 0.01%) of the final value in response to a step input (as shown in the following Fig).



Offsets and Offset Drifts: An ideal Op-Amp should produce a zero output for a zero differential input. But, it is not so in the case of real Op-Amps. It is observed that, we need to apply DC differential voltage externally to get a zero output. This externally applied input is referred to as *input offset voltage*. Output



affset voltage is the voltage at the output with both the input terminals grounded. The difference between the two bias currents flowing towards the inputs of the Op-Amp is referred to as input offset current.

**Problem:** Op-Amp LM 741 is specified to have slew rate of 0.5 V/µs. If the Op-Amp were used as amplifier and the expected peak output voltage were 10V, determine the highest sinusoidal frequency that would get satisfactorily amplified.

Solution: Given, Slew rate =  $9.5 \gamma$ ) Ms &  $\gamma_p = 10 \gamma$ .

The highest sinusoidal from,  $f_{max} = Slew rate/a(\pi * \gamma_p)$ .  $= (9.5 \times 10^6)/(\pi * 2 \times 10)$   $= 7.96 \times 12$ .

= 7.96 K X.

Problem: The differential voltage gain and CMRR of an Op-Amp when expressed in decibels are 110 dB and 100 dB, respectively. Determine the common mode gain expressed as a ratio.

Solution: 
$$CMRR = 20 \log (AN) \log = 20 \log AA - 20 \log Acm$$

i.e.,  $20 \log Acm = 20 \log AA - CMRR = 110 - 100 = 10 ds$ .

i.  $\log Acm = \frac{10}{20} = 0.5$ 

$$\Rightarrow Acm = Antiby 0.5 = 3.16$$

**Problem:** In the case of certain Op-Amp, 0.5 V change in the common mode input causes a DC output offset change of 5  $\mu$ V. Determine CMRR in dB.

Solution:

CMRR = DYCM) DYPS = 0.5/[5x10-5) = 105.  
CMRR in 
$$8B = 20$$
 log  $10^{5} = 1008$ .

#### **OPERATIONAL AMPLIFIER APPLICATION CIRCUITS**

#### PEAK DETECTOR CIRCUIT:

Peak detector circuit produces a voltage at the output equal to the peak amplitude (positive or negative) of the input signal.





During the positive half cycles of input, the diode  $D_1$  will be forward biased. The capacitor C rapidly charges to the peak, from the output of the Op-Amp. As the input starts decreasing beyond the peak, the diode gets reverse-biased; and hence, capacitor will be isolated from the output of the Op-Amp. Now, the capacitor starts to discharge through resistance R connected across it. The value of this resistor will be much larger to allow a discharge path. The buffer circuit connected ahead of the capacitor prevents any discharge of the capacitor due to loading effects. This circuit can be made to respond to the negative peaks by reversing the polarity of the diode.

#### **COMPARATOR:**

A comparator circuit is a two-input, one-output building block that produces a high or low output depending upon the relative magnitudes of the two inputs. An Op-Amp produces (without feedback) either positively saturated or negatively saturated output voltage depending upon whether the amplitude of the voltage applied at the non-inverting input terminal is more or less positive than the voltage applied at the inverting input terminal.

One of the inputs of the comparator is applied with a reference voltage and the other input is fed with the input voltage that needs to be compared with the reference voltage. The reference voltage may be a positive or negative voltage (as shown in the following Fig).







- If the input voltage is less than the reference voltage, then the output voltage will be negatively
- ✓ If the input voltage is equal to the reference voltage, then the output voltage will be zero.
- If the input voltage is greater than the reference voltage, then the output voltage will be i jiyo g vively saturated.

Zero-Crossing Detector: A special case of comparator, where the reference voltage is zero, is referred to as zero-crossing detector.



Non-inverting Zero-crossing Detector

Here, an input more positive than zero leads to a positively saturated output (as shown in the waveform above). The diodes connected at the input are to protect the sensitive input circuits inside the Op-Amp



# Men-Inverting Zero-crossing Detector

Here, an input more positive than zero leads to a negatively saturated output (as shown in the waveform above).

Application of zero-crossing detector is to convert sine wave signal to a square wave signal.

Comparator with Hysteresis: When the input signal applied to the comparator contains noise, transitions at the output around the trip point tend to become highly erratic (as shown below).





Transitions Caused by Ideal Input Signal & Noisy Input Signal

The following Fig shows the circuit schematic of a non-inverting and inverting comparators with hysteresis along with its transfer characteristics.



Inverting Comparator & Non-inverting Comparator with Hysteresis

Assume that, the output is in positive saturation ( $+V_{SAT}$ ). Voltage at non-inverting input is  $+V_{SAT} * R_1 / (R_1 + R_2)$ . Due to this small positive voltage at the non-inverting input, the output is reinforced to stay in positive saturation.

Now, the input signal needs to be more positive than this voltage for the output to go to negative saturation. Once the output goes to the negative saturation ( $-V_{SAT}$ ), voltage feedback to the non-inverting input becomes  $-V_{SAT} * R_1 / (R_1 + R_2)$ . Due to this small negative voltage at the non-inverting input, the output is reinforced to stay in negative saturation.

In this manner, the circuit offers a hysteresis of  $2V_{SAT} * R_1 / (R_1 + R_2)$ .

Non-inverting comparator with hysteresis can explained in the similar manner. In this case, the upper and the lower trip points (UTP & LTP) are  $+V_{SAT}*R_1/R_2$  and  $-V_{SAT}*R_1/R_2$ . Hysteresis is equal to  $2V_{SAT}*R_1/R_2$ .

Window Comparator: In window comparator, the output changes state when the input voltage goes above or below the reset reference voltage. In a window comparator, there are two reference voltages, called lower and upper trip points. Output is in one state, when it is inside the window created by the lower and the upper trip points and in the other state when it is outside the window.



Window Comparator & Its Transfer Characteristics

When the input voltage is less than the voltage reference corresponding to the LTP, output of the Op-Amp  $A_1$  is at  $+V_{SAT}$  and that of Op-Amp  $A_2$  is  $-V_{SAT}$ . Diodes  $D_1$  and  $D_2$  are respectively, forward- and reverse-biased. Hence, output across  $R_L$  is  $+V_{SAT}$ .

When the input voltage is greater than the voltage reference corresponding to the UTP, output of the Op-Amp  $A_1$  is at  $-V_{SAT}$  and that of Op-Amp  $A_2$  is  $+V_{SAT}$ . Diodes  $D_1$  and  $D_2$  are respectively, reverse- and forward-biased. Hence, output across  $R_L$  is again  $+V_{SAT}$ .

When the input voltage is greater than LTP and less than UTP, the output of both Op-Amps is at  $-V_{SAT}$ . Hence, both the diodes are reverse-biased and output across  $R_L$  is zero.

The first waveform shown in the above Fig shows the transfer characteristics of window comparator shown. The second waveform shown in the above Fig shows the transfer characteristics of window comparator, if we interchange the positions of LTPs and UTPs.

**Problem:** Refer to the comparator circuit given below. Determine the state of LED1 and LED2, when the switch SW1 is in (a) position A and (b) position B.



**Problem:** The following Fig shows a non-inverting type of window comparator. Determine the lower and upper trip points of the comparator and also draw the output voltage  $V_o$  versus input voltage  $V_o$  transfer characteristics.





First-order Active Filters (Non-inverting): Low-pass & High-pass

In the case of low-pass circuit; at low frequencies, reactance offered by the capacitor is much larger than the resistance value. Hence, the applied input signal appears at the output un-attenuated. At high frequencies, the capacitive reactance becomes much smaller than the resistance value. Hence, the output will be zero. When the signal frequency is such that, the capacitive reactance is equal to resistance value, the output is 0.707 times the input. This is called upper cut-off frequency.  $f_C = \frac{1}{2\pi RC}$ 



First-order Filters with Gain (Non-inverting): Low-pass & High-pass



If an active filter with desired amplification is required; the above circuits may be modified as given in the following Fig. The voltage gain is given by;

$$A_{v}=1+\frac{R_3}{R_2}$$

These filters could also be implemented using inverting amplifier configuration.



First-order Active Filters (Inverting): Low-pass & High-pass

Cut-off frequency and mid-band gain values in the case of low-pass filter are;  $f_C = \frac{1}{2\pi R_2 C_1}$ 

$$A_v = -\frac{R_2}{R_1}$$

Cut-off frequency and mid-band gain values in the case of high-pass filter are;  $f_C = \frac{1}{2\pi R_1 C_1}$ 

Second Corder

$$A_{v} = -\frac{R_2}{R_1}$$

First-Order Filters:



Butterworth filters, also called maximally flat filters, offers a relatively flat pass and stop band response. This has the disadvantage of relatively sluggish roll-off.

In the above Fig -

✓ If 
$$Z_1 = Z_2 = R$$
 and  $Z_3 = Z_4 = C$ , we get a second-order low-pass filter

✓ If 
$$Z_1 = Z_2 = C$$
 and  $Z_3 = Z_4 = R$ , we get a second-order high-pass filter

The cut-off frequency and pass-band gain values are given by;  $f_C = \frac{1}{2\pi RC}$   $A_v = 1 + \frac{R_2}{R_1}$ 

iarrow band-pass filter required multiple feedbacks, as shown in the following Fig.



At very low frequencies, C1 and C2 offer very high reactance. As a result, the input signal is prevented from reaching the output. At very high frequencies, output is shorted to the inverting input. Hence, again there is no output. At some intermediate frequencies, the gain provided by the circuit offsets the loss due to the potential divider  $R_1 - R_3$ .

The resonant frequency is given by;

$$f_R = \frac{2Q}{2\pi R_2 C}$$

 $f_R = \frac{2Q}{2\pi R_2 C}$  where, Q is the quality factor.

For  $C_1 = C_2 = C$ , the quality factor is given by;

$$Q = [R_1 R_2 / 2R_3]^{1/2}$$

The voltage gain is given by:  $A_n = \frac{Q}{2\pi R_0 f_{\text{pl}}}$ 

$$A_{\eta} = \frac{Q}{2\pi R_1 / R^{\zeta}}$$

A second-order narrow band-reject filter uses a twin-T network as shown in the following Fig. A twin-T network offers very high reactance at the resonance frequency and very low reactance at frequency offresonance. In the circuit diagram, very low frequency signals find their way to the output via low-pass filter (formed by  $R_1 - R_2 - C_3$ ); and very high frequency signals find their way to the output via high-pass filter (formed by  $C_1 - C_2 - R_3$ ). Hence, in an intermediate band of frequencies, both filters pass signals to

of high-pass Alter with the -ve phase-shift I low-pow foller.

Second-order Band-reject Filter





$$fR_1 = R_2 = R$$
,  $R_3 = R/2$  and  $C_1 = C_2 = C$ ,  $C_3 = 2C$ , with  $0 \le R4 \le (R_1 + R_2)$  then;  $f_R = \frac{1}{2\pi RC}$ 

Problem: Refer to the first-order low-pass filter of following Fig. Determine the cut-off frequency and the gain value at four times the cut-off frequency.

Solution:

- Gain at frequency, four times the cut-off frequency vs.) 3x4 = 12 of B below the paine of mid-band gain. Therefore, gain of frur times the cut-off frequency = 20.827 - 12 = 8.827 dS.

Problem: The following Fig shows a second-order low-pass filter. Calculate the values of  $R_1$ ,  $R_2$ ,  $C_1$ ,  $C_2$ 

and R<sub>3</sub>, if the cut-off frequency of the filter is 10 KHz, Q-factor is 0.707 and input impedance not less than  $10 K\Omega$ .

Solution:

oFor 
$$R_1 = R_2 = R_2$$
;  $f_C = \frac{1}{2\pi R_1 C_1 C_2}$   
o  $Q_1 = \frac{1}{2} \int C_1 C_2$   
o For  $Q_2 = 0.707$ ;  $C_1 = 2C_2$ 



o For input impedance of 
$$10K\Omega$$
;  $R_1 = 10K\Omega = R_2$ 

of 
$$c = \frac{1}{2\pi \sqrt{10} \times \sqrt{2}}$$
 =>  $c_2 = 0.0011 \text{ pr} + c_3 = 0.0022 \text{ pr}$ .

To have equal resistance, between  $p_1$  happy apply  $p_2$  fround;

MAHESH PRASANNA K., VCET, PUTTUR  $p_3 = p_4$  =  $p_4$  =  $p_5$  =  $p_6$  =  $p_$ 



**Problem:** Design an Op-Amp based twin-T band-reject filter having a notch frequency of 100 KHz. Specify the small-signal bandwidth of the Op-Amp if the highest expected frequency were 1 MHz.

Solution:

P Notch frequency  $f_R = \frac{1}{2\pi Rc}$ 25here;  $R_1 = R_2 = R$ ;  $C_1 = C_2 = C$ ;  $R_3 = R/2$ ;  $C_3 = 2C$ .

Place:  $R_1 = R_2 = R$ ;  $C_1 = C_2 = C$ ;  $R_2 = R/2$ ;  $R_3 = 2C$ .

Place:  $R_4 = R_2 = 15.92 \times 10^{-10} = 15.92$ ;

Hence:  $R_5 = R_2 = 15.92 \times 10^{-10} = 15.92$ ;  $R_5 = R_5 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;  $R_7 = R_7 = 15.92 \times 10^{-10} = 15.92$ ;

·· Ry= R, +Rg= 31.84 KQ.

#### **NON-LINEAR AMPLIFIER:**

In a non-linear amplifier, the gain value is a non-linear function of the amplitude of the signal applied at the input. For example, the gain may be very large for weak input signals and may be very small for large input signals. A simple method to achieve non-linear amplification is by connecting a non-linear device such as PN junction diode in the feedback path.



Non-linear Amplifier

For small values of input signal, diodes act as open circuit and the gain is due to minimum feedback. When the amplitude of the input signal is large, diodes offer very small resistance and thus gain is low.





Application of non-linear amplifier is in AC bridge balance detectors.

#### **RELAXATION OSCILLATOR:**

Relaxation oscillator is an oscillator circuit that produces a non-sinusoidal output whose time period is dependent on the charging time of a capacitor connected as a part of the oscillator circuit.



Assume that, the output is initially in positive saturation. As a result, voltage at non-inverting input of Op-Amp is  $+V_{SAT} * R_1 / (R_1 + R_2)$ . This forces the output to stay in positive saturation as the capacitor C is initially in fully discharged state. Capacitor C starts charging towards  $+V_{SAT}$  through R. The moment the capacitor voltage exceeds the voltage appearing at the non-inverting input, the output switches to  $-V_{SAT}$ .

Now, the voltage appearing at the non-inverting input changes to  $-V_{SAT} * R_1 / (R_1 + R_2)$ . The capacitor starts discharging and after reaching zero, it begins to discharge towards  $-V_{SAT}$ . Again, as soon as it becomes more negative than the voltage appearing at the non-inverting input of the Op-Amp, the output switches back to  $+V_{SAT}$ .

The expression for the time period of the output rectangular waveform is given by;  $T = 2 RC \ln \left(\frac{1+B}{1-B}\right)$  where,  $B = R_1 / (R_1 + R_2)$ . By varying the value of resistor R, the time period of the output waveform can be varied.

#### **CURRENT-TO-VOLTAGE CONVERTER:**

Current-to-voltage converter is nothing but a transimpedance amplifier. An ideal transimpedance amplifier makes a perfect current-to-voltage converter as it has zero input impedance and zero output impedance.







Current-to-Voltage Converter

The circuit is characterized by voltage shunt feedback with a feedback factor of unity. The expression for  $V_o = I_i * R * (\frac{A_{OL}}{1 + A_{OL}})$ output voltage is given by;

For 
$$A_{OL} \gg 1$$
;  $V_o = I_i * R$ 

Also, 
$$Z_{in} = \left(\frac{R}{1 + A_{OI}}\right)$$
 and  $Z_{o} = \left(\frac{R_{o}}{1 + A_{OI}}\right)$ 

where, Ro is the output impedance of the Op-Amp.

#### **VOLTAGE-TO-CURRENT CONVERTER:**

Voltage-to-current converter is a case of a transconductance amplifier. An ideal transconductance amplifier makes a perfect voltage-controlled current source or a voltage-to-current converter.

The circuit is characterized by current series feedback. The expression for output current is given

by; 
$$I_o = \frac{v_i}{R_i + [(R_1 + R_2)/A_{OL}]}$$
 For  $A_{OL} >> 1$ ,  $I_o = \frac{v_i}{R_1}$ 

For 
$$A_{OL} >> 1$$
,

$$I_o = \frac{V_i}{R_i}$$

Closed-loop input impedance;  $Z_{in} = R_i * \left(1 + A_{OL} * \frac{R_1}{R_1 + R_2}\right)$ 

where, Ri is the input impedance of the Op-Amp.

Closed-loop output impedance;  $Z_o = R_1 * \left(1 + A_{OL} * \frac{R_1}{R_2 + R_2}\right)$ 



Problem: Refer to the following relaxation oscillator circuit. Determine the peak-to-peak amplitude and frequency of the square wave output; given that, the saturation output voltage of the Op-Amp is  $\pm 12.5 V$ at power supply voltages of ±15 V.

Solution:

The feedback food

• The Ame period T is given by;  $T = 2RE \ln \left[ \frac{1+8}{1-8} \right]$ 

= 2 × 10 × 10 3 × 0.01 × 10 1 1 1 1 + 0.825

 $0.7 = \frac{1}{0.469 \times 10^{-3}} = 2.13 \text{ KHz}$ 

Peak-to-peak ampliture of output = 24spt = 25v.

**Problem:** For current-to-voltage converter shown in the following Fig, determine output voltage, closed loop input and output impedances; given that the Op-Amp has open-loop transimpedance gain of 100,000, input impedance of  $1 M\Omega$ , and output impedance of  $100 \Omega$ .

Solution:

Output voltage,  $V_0 = 10 \times 10^{-6} \times 100 \times 10^3$   $= 1 \vee .$ 



o Closed-loop gripul gripedance,  $Zg_n = \frac{2}{1 + A_{DL}} = \frac{200 \times 10^3}{1 + 100,000}$ 

 $= \underbrace{1 \cdot \Omega}_{0}$   $= \underbrace{1 \cdot \Omega}_{1+A_{DL}}$   $= \underbrace{1 \cdot \Omega}_{1+A_{DL}}$   $= \underbrace{1 \cdot \Omega}_{1+A_{DL}}$   $= \underbrace{1 \cdot \Omega}_{1+A_{DL}}$   $= \underbrace{1 \cdot \Omega}_{1+A_{DL}}$ 

By: MAHESH PRASANNA K.,

DEPT. OF CSE, VCET.

\*\*\*\*\*\*\*